# 35FS4500, 35FS6500: ASIL B Grade 0 safety power system basis chip with CAN FD transceiver Rev. 2 — 14 April 2021 Product short data sheet ## 1 General description The 35FS4500/35FS6500 ASIL B SMARTMOS devices are a multi-output, power supply, integrated circuit, including CAN Flexible Data (FD) transceiver, dedicated to the automotive market. Multiple switching and linear voltage regulators, including low-power mode (32 $\mu$ A) are available with various wake-up capabilities. An advanced power management scheme is implemented to maintain high efficiency over a wide range of input voltages (down to 2.7 V) and output current ranges (up to 1.5 A). The 35FS4500/35FS6500 ASIL B includes configurable fail-safe/fail silent safety behavior and features, with two fail-safe outputs, becoming a full part of a safety oriented system partitioning, to reach a high integrity safety level (up to ASIL B). The built-in CAN FD interface fulfills the ISO 11898-2<sup>(11)</sup> and -5<sup>(12)</sup> standards. High temperature capability up to $T_A$ = 150 °C and $T_J$ = 175 °C, compliant with AEC-Q100 Grade 0 automotive qualification. #### 2 Features and benefits - · Battery voltage sensing and MUX output pin - Highly flexible SMPS pre-regulator, allowing two topologies: non-inverting buck-boost and standard buck - Family of devices to supply MCU core from 1.0 V to 5.0 V, with SMPS (0.8 A or 1.5 A) or LDO (0.5 A) - Linear voltage regulator dedicated to auxiliary functions, or to sensor supply (V<sub>CCA</sub> tracker or independent), 5.0 V, or 3.3 V - Linear voltage regulator dedicated to MCU Analog/Digital (A/D) reference voltage or I/Os supply (V<sub>CCA</sub>), 5.0 V, or 3.3 V - 3.3 V keep alive memory supply available in low-power mode - Long duration timer, counting up to 6 months with 1.0 s resolution - Multiple wake-up sources in low-power mode: CAN, IOs, LDT - Five configurable I/Os # 3 Applications - T<sub>A</sub> up to 150 °C and T<sub>J</sub> up to 175 °C - Drive Train Electrification (BMS, Hybrid EV and HEV, Inverter, DC-DC, Alterno Starter) - Drive Train Chassis and Safety (Active Suspension, Steering, Safety Domain Gateway) - Power Train (EMS, TCU, Gear Box) - · ADAS (LDW, Radar, Sensor Fusion Safety area) - On board charger - Motor control # 4 Simplified application diagrams # Figure 2. 35FS4500C simplified application diagram - buck boost configuration - FS1B # 5 Ordering information #### 5.1 Part number definition # MC35FS $\underline{c}$ 5 $\underline{x}$ $\underline{y}$ $\underline{z}$ AE/R2 Table 1. Part number breakdown | Code | Option | Variable | Description | |------|----------|---------------------------|----------------| | С | 4 series | V <sub>CORF</sub> type | Linear | | | 6 series | V CORE Type | DC-DC | | x | 0 | V <sub>CORE</sub> current | 0.5 A or 0.8 A | | | 1 | | 1.5 A | | у | 5 | | None | | | 6 | Functions | FS1B | | | 7 | FullCuons | LDT | | | 8 | | FS1B and LDT | | Z | N | Dhysical interface | None | | | С | Physical interface | CAN FD | ## 5.2 Part numbers list Table 2. Orderable part variations | Part Number | Temperature (T <sub>A</sub> ) | Package | FS1B | LDT | VCORE | VCORE<br>type | VKAM On | CAN<br>FD | ASIL | Notes | | |---------------|-------------------------------|-----------------------------------|------|-----|-------|---------------|---------|-----------|------|-------|--| | MC35FS4505NAE | | | 0 | 0 | 0.5 A | Linear | by SPI | 0 | В | | | | MC35FS4505CAE | 1 | | 0 | 0 | 0.5 A | Linear | by SPI | 1 | В | | | | MC35FS4506NAE | | | 1 | 0 | 0.5 A | Linear | by SPI | 0 | В | | | | MC35FS4506CAE | | | 1 | 0 | 0.5 A | Linear | by SPI | 1 | В | | | | MC35FS4507NAE | | | 0 | 1 | 0.5 A | Linear | by SPI | 0 | В | | | | MC35FS4507CAE | | | 0 | 1 | 0.5 A | Linear | by SPI | 1 | В | | | | MC35FS4508NAE | | | 1 | 1 | 0.5 A | Linear | by SPI | 0 | В | | | | MC35FS4508CAE | | | 1 | 1 | 0.5 A | Linear | by SPI | 1 | В | | | | MC35FS6505NAE | | | 0 | 0 | 0.8 A | DC-DC | by SPI | 0 | В | | | | MC35FS6505CAE | –40 °C to | | 0 | 0 | 0.8 A | DC-DC | by SPI | 1 | В | | | | MC35FS6506NAE | | -40 °C to 48-pin LQFP exposed pad | 1 | 0 | 0.8 A | DC-DC | by SPI | 0 | В | | | | MC35FS6506CAE | | | 1 | 0 | 0.8 A | DC-DC | by SPI | 1 | В | [1] | | | MC35FS6507NAE | 150 °C | | 0 | 1 | 0.8 A | DC-DC | by SPI | 0 | В | | | | MC35FS6507CAE | | | 0 | 1 | 0.8 A | DC-DC | by SPI | 1 | В | | | | MC35FS6508NAE | | | 1 | 1 | 0.8 A | DC-DC | by SPI | 0 | В | | | | MC35FS6508CAE | | | 1 | 1 | 0.8 A | DC-DC | by SPI | 1 | В | | | | MC35FS6515NAE | | | 0 | 0 | 1.5 A | DC-DC | by SPI | 0 | В | | | | MC35FS6515CAE | | | 0 | 0 | 1.5 A | DC-DC | by SPI | 1 | В | | | | MC35FS6516NAE | | | 1 | 0 | 1.5 A | DC-DC | by SPI | 0 | В | | | | MC35FS6516CAE | | S6516CAE | | 1 | 0 | 1.5 A | DC-DC | by SPI | 1 | В | | | MC35FS6517NAE | | | 0 | 1 | 1.5 A | DC-DC | by SPI | 0 | В | | | | MC35FS6517CAE | | | 0 | 1 | 1.5 A | DC-DC | by SPI | 1 | В | | | | MC35FS6518NAE | | | 1 | 1 | 1.5 A | DC-DC | by SPI | 0 | В | | | | MC35FS6518CAE | 1 | | 1 | 1 | 1.5 A | DC-DC | by SPI | 1 | В | | | <sup>[1]</sup> To order parts in tape and reel, add the R2 suffix to the part number. # 6 Block diagram # 7 Pinning information ## 7.1 Pinning information # 7.2 Pin description A functional description of each pin can be found in the full data sheet. Table 3. 35FS4500/35FS6500 pin definition | Pin<br>number | Pin name | Туре | Definition | |---------------|-----------|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | VSUP1 | A_IN | Power supply of the device. An external reverse battery protection diode in series is mandatory | | 2 | VSUP2 | A_IN | Second power supply. Protected by the external reverse battery protection diode used for VSUP1. VSUP1 and VSUP2 must be connected together externally. | | 3 | VSENSE | A_IN | Sensing of the battery voltage. Must be connected prior to the reverse battery protection diode. | | 4 | VSUP3 | A_IN | Third power supply dedicated to the device supply. Protected by the external reverse battery protection diode used for VSUP1. Must be connected between the reverse protection diode and the input PI filter. | | 5 | FS1B | D_OUT | Second output of the safety block (active low). The pin is asserted low at start-up and when a fault condition is detected, with a configurable delay or duration versus FS0B output terminal. Open drain structure. | | 6 | GND_COM | GROUND | Dedicated ground for physical layers | | 7 | CAN_5V | A_OUT | Output voltage for the embedded CAN FD interface | | 8 | CANH | A_IN/OUT | CAN output high. If CAN function is not used, this pin must be left open. | | 9 | CANL | A_IN/OUT | CAN output low. If CAN function is not used, this pin must be left open. | | 10 | IO_4 | D_IN<br>A_OUT | Can be used as digital input (load dump proof) with wake-up capability or as an output gate driver Digital input: Pin status can be read through the SPI. Can be used to monitor error signals from another IC for safety purposes (when used with IO_5). Wake-up capability: Can be selectable to wake-up on edges or levels. Output gate driver: Can drive a logic level low-side NMOS transistor. Controlled by the SPI. | | 11 | IO_5/VKAM | A_IN<br>D_IN<br>A_OUT | Can be used as digital input with wake-up capability or as an analog output providing keep alive memory supply in low-power mode. Analog input: Pin status can be read through the MUX output terminal Digital input: Pin status can be read through the SPI. Can be used to monitor error signals from another IC for safety purposes (when used with IO_4). Wake-up capability: Can be selectable to wake-up on edges or levels. Supply output: Provide keep alive memory supply in low-power mode | | 12 | IO_0 | A_IN<br>D_IN | Can be used as analog or digital input (load dump proof) with wake-up capability (selectable) Analog input: Pin status can be read through the MUX output terminal Digital input: Pin status can be read through the SPI. Wake-up capability: Can be selectable to wake-up on edges or levels. | | 13 | FCRBM | A_IN | Feedback core resistor bridge monitoring: For safety purposes, this pin is used to monitor the middle point of a redundant resistor bridge connected on $V_{CORE}$ (in parallel to the one used to set the $V_{CORE}$ voltage). If not used, this pin must be connected directly to FB_CORE. | | 14 | FS0B | D_OUT | First output of the safety block (active low). The pin is asserted low at start-up and when a fault condition is detected. Open drain structure. | Table 3. 35FS4500/35FS6500 pin definition...continued | Pin<br>number | Pin name | Туре | Definition | |---------------|---------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 | DEBUG | D_IN | Debug mode entry input | | 16 | AGND | GROUND | Analog ground connection | | 17 | MUX_OUT | A_OUT | Multiplexed output to be connected to a MCU ADC. Selection of the analog parameter is available at MUX-OUT through the SPI. | | 18<br>19 | IO_2:3 | D_IN | Digital input pin with wake-up capability (logic level compatible) Digital input: Pin status can be read through the SPI. Wake-up capability: Can be selectable to wake-up on edges or levels. | | 20 | TXD | D_IN | Transceiver input from the MCU which controls the state of the CAN-bus. Internal pull-up to VDDIO. If CAN function is not used, this pin must be left open. | | 21 | RXD | D_OUT | Receiver output which reports the state of the CAN-bus to the MCU If CAN function is not used, this pin must be left open. | | 22 | VPU_FS | A_OUT | Pull-up output for FS1B function. If FS1B function is not used, this pin must be left open. | | 23 | NC | N/A | Not connected. Pin must be left open. | | 24 | RSTB | D_OUT | This output is asserted low when the safety block reports a failure. The main function is to reset the MCU. Reset input voltage is also monitored in order to detect external reset and fault condition. Open drain structure. | | 25 | MISO | D_OUT | SPI bus. Master input slave output | | 26 | MOSI | D_IN | SPI bus. Master output slave input | | 27 | SCLK | D_IN | SPI Bus. Serial clock | | 28 | NCS | D_IN | Not chip select (active low) | | 29 | INTB | D_OUT | This output pin generates a low pulse when an Interrupt condition occurs. Pulse duration is configurable. Internal pull-up to VDDIO. | | 30 | VDDIO | A_IN | Input voltage for MISO output buffer. Allows voltage compatibility with MCU I/Os. | | 31 | SELECT | D_IN | Hardware selection pin for VAUX and VCCA output voltages | | 32 | FB_CORE | A_IN | VCORE voltage feedback. Input of the error amplifier. | | 33 | COMP_<br>CORE | A_OUT | Compensation network. Output of the error amplifier. For FS4500 series, this pin must be left open (NC). | | 34 | VCORE_<br>SNS | A_IN | VCORE input voltage sense | | 35 | SW_CORE | A_OUT | VCORE output switching point for FS6500 series | | | or VCORE | A_OUT | VCORE output voltage for FS4500 series | | 36 | BOOT_<br>CORE | A_IN/OUT | Bootstrap capacitor for VCORE internal NMOS gate drive For FS4500 series, this pin must be left open (NC). | | 37 | VPRE | A_IN | VPRE input voltage sense | | 38 | VAUX | A_OUT | VAUX output voltage. External PNP ballast transistor. Collector connection | | 39 | VAUX_B | A_OUT | VAUX voltage regulator. External PNP ballast transistor. Base connection | | 40 | VAUX_E | A_OUT | VAUX voltage regulator. External PNP ballast transistor. Emitter connection | | 41 | VCCA_E | A_OUT | VCCA voltage regulator. External PNP ballast transistor. Emitter connection | Table 3. 35FS4500/35FS6500 pin definition...continued | Pin<br>number | Pin name | Туре | Definition | |---------------|----------|----------|----------------------------------------------------------------------------| | 42 | VCCA_B | A_OUT | VCCA voltage regulator. External PNP ballast transistor. Base connection | | 43 | VCCA | A_OUT | VCCA output voltage. External PNP ballast transistor. Collector connection | | 44 | GATE_LS | A_OUT | Low-side MOSFET gate drive for non-inverting buck-boost configuration | | 45 | DGND | GROUND | Digital ground connection | | 46 | BOOT_PRE | A_IN/OUT | Bootstrap capacitor for the VPRE internal NMOS gate drive | | 47 | SW_PRE2 | A_OUT | Second pre-regulator output switching point | | 48 | SW_PRE1 | A_OUT | First pre-regulator output switching point | # 8 Maximum ratings #### Table 4. Maximum ratings All voltages are with respect to ground, unless otherwise specified. Exceeding these ratings may cause a malfunction or permanent damage to the device. | Symbol | Ratings | Value | Unit | Notes | |------------------------|------------------------------------------------------------------|-------------|------|-------| | Electrical rati | ngs | 1 | | , | | V <sub>SUP1/2/3</sub> | DC voltage at power supply pins | -1.0 to 40 | V | [1] | | V <sub>SENSE</sub> | DC voltage at battery sense pin (with ext R in series mandatory) | -14 to 40 | V | | | V <sub>SW1,2</sub> | DC voltage at SW_PRE1 and SW_PRE2 Pins | -1.0 to 40 | V | | | V <sub>PRE</sub> | DC voltage at VPRE Pin | -0.3 to 8 | V | | | V <sub>GATE_LS</sub> | DC voltage at Gate_LS pin | -0.3 to 8 | V | | | V <sub>BOOT_PRE</sub> | DC voltage at BOOT_PRE pin | -1.0 to 50 | V | | | V <sub>SW_CORE</sub> | DC voltage at SW_CORE pin | -1.0 to 8 | V | | | V <sub>CORE_SNS</sub> | DC voltage at VCORE_SNS pin | 0.0 to 8 | V | | | V <sub>BOOT_CORE</sub> | DC voltage at BOOT_CORE pin | 0.0 to 15 | V | | | V <sub>FB_CORE</sub> | DC voltage at FB_CORE pin | -0.3 to 2.5 | V | | | V <sub>COMP_CORE</sub> | DC voltage at COMP_CORE pin | -0.3 to 2.5 | V | | | V <sub>FCRBM</sub> | DC voltage at FCRBM pin | -0.3 to 8 | V | | | V <sub>AUX_B,E</sub> | DC voltage at VAUX_B, VAUX_E pins | -0.3 to 40 | V | | | V <sub>AUX</sub> | DC voltage at VAUX pin | -2.0 to 40 | V | | | V <sub>CCA_B,E</sub> | DC voltage at VCCA_B, VCCA_E pins | -0.3 to 8 | V | | | V <sub>CCA</sub> | DC voltage at VCCA pin | -0.3 to 8 | V | | | V <sub>DDIO</sub> | DC voltage at VDDIO pin | -0.3 to 8 | V | | | V <sub>CAN_5V</sub> | DC voltage on CAN_5V pin | -0.3 to 8 | V | | | V <sub>PU_FS</sub> | DC voltage at VPU_FS pin | -0.3 to 8 | V | | | V <sub>FSxB</sub> | DC voltage at FS0B, FS1B pins (with ext R in series mandatory) | -0.3 to 40 | V | | | V <sub>DEBUG</sub> | DC voltage at DEBUG pin | -0.3 to 40 | V | | | V <sub>IO_0,4</sub> | DC voltage at IO_0, IO_4 pins (with ext R in series mandatory) | -0.3 to 40 | V | | | V <sub>IO_5</sub> | DC voltage at IO_5 pin | -0.3 to 20 | V | | | $V_{KAM}$ | DC voltage at VKAM pin | -0.3 to 8 | V | | Table 4. Maximum ratings ...continued All voltages are with respect to ground, unless otherwise specified. Exceeding these ratings may cause a malfunction or permanent damage to the device. | Symbol | Ratings | Value | Unit | Notes | |-------------------------|-------------------------------------------------------------------------------------|-------------|------|-------| | $V_{DIG}$ | DC voltage at INTB, RSTB, MISO, MOSI, NCS, SCLK, MUX_OUT, RXD, TXD, IO_2, IO_3 pins | -0.3 to 8 | V | | | V <sub>SELECT</sub> | DC voltage at SELECT pin | -0.3 to 8 | V | | | V <sub>BUS_CAN</sub> | DC voltage on CANL, CANH pins | -27 to 40 | V | | | I_Isense | V <sub>SENSE</sub> maximum current capability | -5.0 to 5.0 | mA | | | I_IO <sub>0, 4, 5</sub> | IOs maximum current capability (IO_0, IO_4, IO_5) | -5.0 to 5.0 | mA | | | ESD voltage | | | | | | Human body | model (JESD22/A114) $^{(18)}$ – 100 pF, 1.5 kΩ | | | | | V <sub>ESD-HBM1</sub> | All pins | ±2.0 | kV | [2] | | V <sub>ESD-HBM2</sub> | <ul> <li>VSUP1, 2, 3, VSENSE, VAUX, IO_0,4, FS0B, FS1B, DEBUG</li> </ul> | ±4.0 | kV | | | V <sub>ESD-HBM3</sub> | CANH, CANL | ±6.0 | kV | | | Charge device | e model (JESD22/C101) <sup>(19)</sup> : | | | , | | V <sub>ESD-CDM1</sub> | All pins | ±500 | V | | | V <sub>ESD-CDM2</sub> | Corner pins | ±750 | V | | | System level | ESD (gun test) | | | | | | <ul> <li>VSUP1, 2, 3, VSENSE, VAUX, IO_0, 4, 5, FS0B, FS1B</li> </ul> | | | | | V <sub>ESD-GUN1</sub> | 330 Ω/150 pF unpowered according to IEC 61000-4-2: <sup>(15)</sup> | ±8.0 | kV | | | V <sub>ESD-GUN2</sub> | 330 Ω/150 pF unpowered according to OEM LIN, CAN, FlexRay Conformance | ±8.0 | kV | | | V <sub>ESD-GUN3</sub> | 2.0 kΩ/150 pF unpowered according to ISO 10605 <sup>(14)</sup> | ±8.0 | kV | | | V <sub>ESD-GUN4</sub> | 2.0 kΩ/330 pF powered according to ISO 10605 <sup>(14)</sup> | ±8.0 | kV | | | | CANH, CANL | | | | | V <sub>ESD-GUN5</sub> | 330 $\Omega/150$ pF unpowered according to IEC 61000-4-2: (15) | ±15.0 | kV | | | V <sub>ESD-GUN6</sub> | 330 Ω/150 pF unpowered according to OEM LIN, CAN, FlexRay Conformance | ±12.0 | kV | | | V <sub>ESD-GUN7</sub> | 2.0 kΩ/150 pF unpowered according to ISO 10605 <sup>(14)</sup> | ±15.0 | kV | | | V <sub>ESD-GUN8</sub> | 2.0 kΩ/330 pF powered according to ISO 10605 <sup>(14)</sup> | ±12.0 | kV | | | Thermal ratir | ngs | | | | | T <sub>A</sub> | Ambient temperature | -40 to 150 | °C | | | T <sub>J</sub> | Junction temperature | -40 to 175 | °C | | | T <sub>STG</sub> | Storage temperature | -55 to 150 | °C | | | Thermal resi | stance | | | | | $R_{\theta JA}$ | Thermal resistance junction to ambient | 30 | °C/W | [3] | | R <sub>0</sub> JCTOP | Thermal resistance junction to case top | 23.8 | °C/W | [4] | | R <sub>0</sub> JCBOTTOM | Thermal resistance junction to case bottom | 0.9 | °C/W | [5] | All $\rm V_{SUPS}\,(V_{SUP1/2/3})$ must be connected to the same supply (Figure 1). Compared to AGND. [1] 35FS4500-35FS6500SDS-ASILB <sup>[2]</sup> <sup>[3]</sup> Per JEDEC JESD51-6<sup>(16)</sup> with the board (JESD51-7)<sup>(17)</sup> horizontal. <sup>[4]</sup> Thermal resistance between the die and the case top surface as measured by the cold plate method (MIL SPEC - 883 Method 1012.1)<sup>(20)</sup>. Thermal resistance between the die and the solder pad on the bottom of the packaged based on simulation without any interface resistance. [5] # 9 Packaging ## 9.1 Package mechanical dimensions Package dimensions are provided in package drawings. To find the most current package outline drawing, go to www.nxp.com and perform a keyword search for the drawing's document number. Table 5. Package mechanical dimensions | Package | Suffix | Package outline drawing number | |--------------------------------------------------------------------------------------------|--------|--------------------------------| | $7.0 \times 7.0$ , 48–Pin LQFP exposed pad, with 0.5 mm pitch, and a 4.5 × 4.5 exposed pad | AE | 98ASA00173D | ## 9.2 Package outline STANDARD: JEDEC MS-026 BBC DRAWING NUMBER: SOT1571-1 REVISION: F Figure 9. SOT1571-1 Rev F Notes MECHANICAL OUTLINE PRINT VERSION NOT TO SCALE # 10 Soldering MECHANICAL OUTLINE STANDARD: DRAWING NUMBER: REVISION: PRINT VERSION NOT TO SCALE JEDEC MS-026 BBC SOT1571-1 F Figure 10. SOT1571-1 Rev. F - PCB design guidelines - solder mask opening pattern Figure 11. SOT1571-1 Rev. F - PCB design guidelines - I/O pads and solderable area Figure 12. SOT1571-1 Rev. F - PCB design guidelines - solder paste stencil ### 11 References Obtain additional information on related NXP products and application solutions through the documents and URLs listed below. - (1) AN5238 FS6500 and FS4500 Safe System Basis Chip Hardware Design and Product Guidelines Application Note <a href="https://www.nxp.com/AN5238-DOWNLOAD">https://www.nxp.com/AN5238-DOWNLOAD</a> - (2) AN4388 Quad Flat Package (QFP) https://www.nxp.com/files/analog/doc/app\_note/AN4388.pdf - (3) **FS6500-FS4500PDTCALC** Power dissipation tool (Excel File) https://www.nxp.com/files/analog/software\_tools/FS6500-FS4500-power-dissipation-calculator.xlsx - (4) V<sub>CORE</sub> compensation network simulation tool (CNC)<sup>[1]</sup> - (5) **FMEDA** FS6500/FS4500 ASILB Grade 0 FMEDA<sup>[1]</sup> - (6) UM11548 35FS4500/35FS6500 functional safety manual ASIL B Safety manual - (7) KITFS4508CAEEVM FS4508, System Basis Chip, ASIL B, Linear 0.5 A Vcore, FS1b, LDT, CAN <a href="https://www.nxp.com/KITFS4508CAEEVM">https://www.nxp.com/KITFS4508CAEEVM</a> - (8) FS6500 product summary page https://www.nxp.com/FS6500 - (9) FS4500 product summary page https://www.nxp.com/FS4500 - (10) Analog power management homepage https://www.nxp.com/products/power-management - (11) **ISO 11898-2:2003** Road vehicles Controller area network (CAN) Part 2: High-speed medium access unit <a href="https://www.iso.org/standard/33423.html">https://www.iso.org/standard/33423.html</a> - (12) **ISO 11898-5:2007** Road vehicles Controller area network (CAN) Part 5: High-speed medium access unit with low-power mode https://www.iso.org/contents/data/standard/04/12/41284.html - (13) **ISO 7637-2:2011** Road vehicles Electrical disturbances from conduction and coupling Part 2: Electrical transient conduction along supply lines only <a href="https://www.iso.org/standard/50925.html">https://www.iso.org/standard/50925.html</a> - (14) **ISO 10605:2008** Road vehicles Test methods for electrical disturbances from electrostatic discharge <a href="https://www.iso.org/standard/41937.html">https://www.iso.org/standard/41937.html</a> - (15) **IEC 61000-4-2:2008** Electromagnetic compatibility (EMC) Part 4-2: Testing and measurement techniques Electrostatic discharge immunity test https://webstore.iec.ch/publication/4189 - (16) **JESD51- 6** INTEGRATED CIRCUIT THERMAL TEST METHOD ENVIRONMENTAL CONDITIONS FORCED CONVECTION (MOVING AIR) - (17) **JESD51-7** HIGH EFFECTIVE THERMAL CONDUCTIVITY TEST BOARD FOR LEADED SURFACE MOUNT PACKAGES - (18) JESD22-A114F ELECTROSTATIC DISCHARGE (ESD) SENSITIVITY TESTING HUMAN BODY MODEL (HBM) - (19) **JESD22-C101F** FIELD-INDUCED CHARGED-DEVICE MODEL TEST METHOD FOR ELECTROSTATIC DISCHARGE WITHSTAND THRESHOLDS OF MICROELECTRONIC COMPONENTS - (20) MIL-STD-883-1, Method 1012.1 TEST METHOD STANDARD MICROCIRCUITS - [1] Available upon request. 35FS4500-35FS6500SDS-ASILB # 12 Revision history #### Table 6. Revision history | Document ID | Release date | Data sheet status | Supersedes | | | | |----------------------------------|-------------------------------------|---------------------------------|-------------------------------------------------------------------------------------------------------------------------|--|--|--| | 35FS4500-35FS6500SDS-ASILB v.2.0 | 20210414 | Product | 35FS4500-35FS6500SDS-ASILB v.1.0 | | | | | Modifications | LDO (0.5 A)" to "Fa<br>LDO (0.5 A)" | "Family of devices to supply MO | CU core from 1.0 V to 5.0 V, with SMPS (0.8 A) or core from 1.0 V to 5.0 V, with SMPS (0.8 A to 1.5 A) or part numbers) | | | | | 35FS4500-35FS6500SDS-ASILB v.1.0 | 20210105 | 20210105 Product — | | | | | | Modifications | Initial release | | | | | | # 13 Legal information #### 13.1 Data sheet status | Document status <sup>[1][2]</sup> | Product status <sup>[3]</sup> | Definition | |-----------------------------------|-------------------------------|---------------------------------------------------------------------------------------| | Objective [short] data sheet | Development | This document contains data from the objective specification for product development. | | Preliminary [short] data sheet | Qualification | This document contains data from the preliminary specification. | | Product [short] data sheet | Production | This document contains the product specification. | - [1] Please consult the most recently issued document before initiating or completing a design. - [2] The term 'short data sheet' is explained in section "Definitions". - The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <a href="http://www.nxp.com">http://www.nxp.com</a>. #### 13.2 Definitions **Draft** — A draft status on a document indicates that the content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included in a draft version of a document and shall have no liability for the consequences of use of such information. Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail. Product specification — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet. #### 13.3 Disclaimers Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors. In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory. Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Terms and conditions of commercial sale of NXP Semiconductors Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof. **Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products. NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device. Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at http://www.nxp.com/profile/terms, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer. No offer to sell or license — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights. **Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities. 35FS4500-35FS6500SDS-ASILB All information provided in this document is subject to legal disclaimers. © NXP B.V. 2021. All rights reserved. **Translations** — A non-English (translated) version of a document is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions. Security — Customer understands that all NXP products may be subject to unidentified or documented vulnerabilities. Customer is responsible for the design and operation of its applications and products throughout their lifecycles to reduce the effect of these vulnerabilities on customer's applications and products. Customer's responsibility also extends to other open and/or proprietary technologies supported by NXP products for use in customer's applications. NXP accepts no liability for any vulnerability. Customer should regularly check security updates from NXP and follow up appropriately. Customer shall select products with security features that best meet rules, regulations, and standards of the intended application and make the ultimate design decisions regarding its products and is solely responsible for compliance with all legal, regulatory, and security related requirements concerning its products, regardless of any information or support that may be provided by NXP. NXP has a Product Security Incident Response Team (PSIRT) (reachable at PSIRT@nxp.com) that manages the investigation, reporting, and solution release to security vulnerabilities of NXP products. **Suitability for use in automotive applications** — This NXP product has been qualified for use in automotive applications. It has been developed in accordance with ISO 26262, and has been ASIL-classified accordingly. If this product is used by customer in the development of, or for incorporation into, products or services (a) used in safety critical applications or (b) in which failure could lead to death, personal injury, or severe physical or environmental damage (such products and services hereinafter referred to as "Critical Applications"), then customer makes the ultimate design decisions regarding its products and is solely responsible for compliance with all legal, regulatory, safety, and security related requirements concerning its products, regardless of any information or support that may be provided by NXP. As such, customer assumes all risk related to use of any products in Critical Applications and NXP and its suppliers shall not be liable for any such use by customer. Accordingly, customer will indemnify and hold NXP harmless from any claims, liabilities, damages and associated costs and expenses (including attorneys' fees) that NXP may incur related to customer's incorporation of any product in a Critical Application. #### 13.4 Trademarks Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners. **NXP** — wordmark and logo are trademarks of NXP B.V. **SafeAssure** — is a trademark of NXP B.V. # **Tables** | Tab. 1. | Part number breakdown3 | Tab. 4. | Maximum ratings | 10 | |---------|------------------------------------------|----------|------------------------------------------|------| | Tab. 2. | Orderable part variations4 | Tab. 5. | Package mechanical dimensions | | | Tab. 3. | 35FS4500/35FS6500 pin definition | Tab. 6. | Revision history | | | Figui | res | | | | | Fig. 1. | 35FS6500C simplified application diagram | Fig. 7. | SOT1571-1 Rev F | 13 | | | - buck boost configuration - FS1B2 | Fig. 8. | SOT1571-1 Rev. F Detail View | 14 | | Fig. 2. | 35FS4500C simplified application diagram | Fig. 9. | SOT1571-1 Rev F Notes | 15 | | Ū | - buck boost configuration - FS1B3 | Fig. 10. | SOT1571-1 Rev. F - PCB design guidelines | | | Fig. 3. | 35FS4500/35FS6500 with CAN simplified | Ü | - solder mask opening pattern | 16 | | Ū | internal block diagram5 | Fig. 11. | SOT1571-1 Rev. F - PCB design guidelines | | | Fig. 4. | 35FS6500 pinout with CAN and FS1B6 | J | - I/O pads and solderable area | 17 | | Fig. 5. | 35FS6500 pinout without CAN6 | Fig. 12. | · | | | Fig. 6. | 35FS4500 pinout with CAN and FS1B7 | J | - solder paste stencil | . 18 | ## **Contents** | 1<br>1 | |--------| | | | 1 | | 2 | | 3 | | 3 | | 4 | | 5 | | 6 | | 6 | | 8 | | 10 | | 12 | | 12 | | 13 | | 16 | | 19 | | 20 | | 21 | | | Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.