# LPC55S2x/LPC552x

# Errata sheet LPC55S2x/LPC552x

Rev. 2.5 — 19 December 2023

Errata

### **Document information**

| Information | Content                                                                                                                                                                          |
|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Keywords    | LPC55S28JBD100, LPC55S26JBD100, LPC55S28JEV98 LPC55S26JEV98, LPC55S28JBD64, LPC55S26JBD64, LPC55S26JBD100, LPC5526JBD100, LPC5528JEV98, LPC5526JEV98, LPC5528JBD64, LPC5526JBD64 |
| Abstract    | LPC55S2x/LPC552x errata                                                                                                                                                          |



### 1 Product identification

The LPC55S2x/LPC552x VFBGA98 package has the following top-side marking:

• First line: LPC55S2x/LPC552x

Second line: JEV98Third line: xxxxxxxxFourth line: zzzyywwxR

- yyww: Date code with yy = year and ww = week.

- xR: Device revision 1B

The LPC55S2x/LPC552x HLQFP100 package has the following top-side marking:

• First line: LPC55S2x/LPC552x

Second line: xxxxxxxxThird line: zzzyywwxR

- yyww: Date code with yy = year and ww = week.

- xR: Device revision 1B

The LPC55S2x/LPC552x HTQFP64 package has the following top-side marking:

• First line: LPC55S2x/LPC552x

Second line: JBD64Third line: xxxxFourth line: xxxxFifth line: zzzyywwxR

- yyww: Date code with yy = year and ww = week.

- xR: Device revision 1B

## 2 Errata overview

Table 1. Functional problems table

| Functional problems | Short description                                                                                                             | Revision identifier | Detailed description |
|---------------------|-------------------------------------------------------------------------------------------------------------------------------|---------------------|----------------------|
| ADC.1               | Async interrupts with resume not supported.                                                                                   | 1B                  | Section 3.1          |
| ROM.1               | ROM fails to enter ISP mode when image is corrupted with flash pages in an erased or unprogrammed state.                      | 1B                  | Section 3.2          |
| USB.1               | USB HS host fails when connecting to an LS device (mouse).                                                                    | 1B                  | Section 3.3          |
| USB.2               | Automatic USB rate adjustment not functional when using multiple hubs.                                                        | 1B                  | Section 3.4          |
| USB.3               | For the USB high-speed device controller, the detection handshaking fails when certain full-speed hubs are connected.         | 1B                  | Section 3.5          |
| WAKEIO.1            | Wake-up I/O cause register identifies the wake-up I/O (WAKEUP pins) source from deep power-down mode.                         | 1B                  | Section 3.6          |
| USB.4               | In USB high-speed device mode, device writes extra byte(s) to the buffer if the NBytes is not multiple of 8 for OUT transfer. | 1B                  | Section 3.7          |
| USB.5               | In USB high-speed device mode, when device isochronous IN endpoint sends a packet of MaxPacket                                | 1B                  | Section 3.8          |

ES\_LPC55S2x/LPC552x

All information provided in this document is subject to legal disclaimers.

Table 1. Functional problems table...continued

| Functional problems | Short description                                                                                                                                                                                 | Revision identifier | Detailed description |
|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|----------------------|
|                     | Size of 1024 bytes in response to IN token from host, the isochronous IN endpoint interrupt is not set and the endpoint command/status list entry for the isochronous IN endpoint is not updated. |                     |                      |
| USB.6               | In USB high-speed host mode, only one transaction per micro-frame is allowed for isochronous IN endpoints.                                                                                        | 1B                  | Section 3.9          |
| DM-AP.1             | I2C ISP via debug mailbox is not functional.                                                                                                                                                      | 1B                  | Section 3.10         |
| VBAT_DCDC.1         | The minimum rise time of the power supply must be 2.6 ms or slower for Tamb = -40 C, and 0.5 ms or slower for Tamb = 0 C to +105 C.                                                               | 1B                  | Section 3.11         |
| ROM.2               | ROM API can't be used correctly to update and read monotonic counter in CFPA.VENDOR_USAGE word.                                                                                                   | 0A, 1B              | Section 3.12         |
| ROM.3               | ENTER_ISP_MODE mailbox command does not work.                                                                                                                                                     | 0A, 1B              | Section 3.13         |
| PLL.1               | PLL LOCK bit is not reliable                                                                                                                                                                      | 0A, 1B              | Section 3.14         |

### Table 2. AC/DC deviations table

| AC/DC deviations | Short description | Product version(s) | Detailed description |  |
|------------------|-------------------|--------------------|----------------------|--|
| n/a              | n/a               | n/a                | n/a                  |  |

### Table 3. Errata notes

| Errata notes | Short description                                                                                                                                                                                                                                         | Revision identifier | Detailed description                                                                                                                         |
|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------|
| ISP.1        | Devices with date code 2101 (yyww) onward, contain ROM Bootloader version T1.1.5 or higher with run Bootloader API to enter into ISP mode.                                                                                                                | 1B                  | Section 5.1ROM run Bootloader API to enter ISP mode does not work".                                                                          |
| ROM.4        | Stack pointer for application code cannot be located in the SRAM area when shared with PowerQuad RAM and USB RAM.                                                                                                                                         | 1B                  | Section 5.2Stack pointer<br>for application code<br>cannot be located in<br>the SRAM area when<br>shared with PowerQuad<br>RAM and USB RAM". |
| ROM.5        | Devices with date code 2222 (yyww) and onwards contain ROM Target version T1.1.0 (or higher). On these devices, the get-property command is not functional and as a result, bootloader properties like target version cannot be read.                     | 1B                  | Section 5.3ROM<br>get-property is not<br>functional".                                                                                        |
| ROM.10       | Devices with date code between 2219 (yyww) and 2227 (yyww) contain ROM Target version T1.1.8. On these devices, accessing reserved region (RAM3) in ISP mode results in hard fault and does not return k StatusMemoryRangeInvalid error code to the host. | 1B                  | Section 5.4On devices<br>with total SRAM size<br>of 256 KB, accessing<br>reserved region RAM3<br>will result in hard fault"                  |

Table 3. Errata notes...continued

| Errata notes | Short description                                                                                                                                                                                                                                                 | Revision identifier | Detailed description                                                                                                                     |
|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------|
| ROM.11       | Devices with date code between 2219 (yyww) and 2227 (yyww) contain ROM Target version T1.1.8. On these devices, accessing reserved region (RAM3 and RAM4) in ISP mode results in hard fault and does not return kStatusMemoryRangeInvalid error code to the host. | 1B                  | Section 5.5On devices<br>with total SRAM size<br>of 144 KB, accessing<br>reserved regions RAM3<br>and RAM4 will result in<br>hard fault" |

# 3 Functional problems detail

### 3.1 ADC.1: Async interrupts with resume not supported

### Introduction

The ADC controller is available on all LPC55S2x/LPC552x devices. Trigger detect with up to 16 trigger sources is supported with priority level configuration. A software or hardware trigger option is provided for each.

#### **Problem**

The following problems are all related to the restart after interrupt feature:

- Low priority trigger executes twice when resumed.
- Trigger can't restart when it is configured to do so.
- Incorrect trigger resumed after exception.

#### Work-around

There is no work-around.

The async interrupts with resume is not supported on device revisions 0A and 1B.

# 3.2 ROM.1: ROM fails to enter ISP mode when image is corrupted with flash pages in an erased or unprogrammed state

### Introduction

On the LPC55S2x/LPC552x, if the image is corrupted with flash pages in an erased or unprogrammed state, the ROM may fail to automatically enter ISP mode.

#### **Problem**

When secure boot is enabled in CMPA, and the flash memory contains an erased or unprogrammed memory page inside the memory region specified by the image size field in the image header, the device does not automatically enter into ISP mode using the fallback mechanism, as in the case of a failed boot for an invalid image. This problem occurs when the application image is only partially written or erased but a valid image header is still present in memory.

### Work-around

Perform a mass-erase to remove the incomplete and corrupted image using one of the following methods:

ES\_LPC55S2x/LPC552x

All information provided in this document is subject to legal disclaimers.

- Execute the erase command using Debug Mailbox. The device will enter directly into ISP mode after exiting the mailbox.
- Enter into ISP mode using the Debug Mailbox command and use the flash-erase command.
- Reset the device and enter into ISP mode using the ISP pin. Use the flash-erase command to erase the corrupted (incomplete) image.

## 3.3 USB.1: HS host fails when connecting with the LS device (mouse)

#### Introduction

The USB1 high-speed controller is available on select LPC55S2x/LPC552x devices and provides a plug-and-play connection of peripheral devices to a host with three different data speeds:

- high-speed with a data rate of 480Mbps.
- full-speed with a data rate of 12 Mbps.
- low-speed with a data rate of 1.5 Mbps.

Many portable devices can benefit from the ability to communicate with each other over the USB interface without intervention of a host PC.

### **Problem**

USB HS host fails when connecting with an LS device (mouse).

### Work-around

To support Full-Speed and Low-Speed applications, it is recommended to use the USB0 Full-Speed port and the USB1 High-speed port for Device or Host. In addition, should an application require support of Low-Speed USB devices with a USB High-Speed Host, this can be accomplished by inserting a USB Hub between the USB1 High-speed port and external USB devices.

## 3.4 USB.2: Automatic USB rate adjustment is not functional when using multiple hubs

### Introduction:

Full-speed and low-speed signaling uses bit stuffing throughout the packet without exception. If the receiver sees seven consecutive ones anywhere in the packet, then a bit stuffing error has occurred, and the packet should be ignored.

The time interval just before an End of Packet (EOP) is a special case. The last data bit before the EOP can become stretched by hub switching skews. This is known as dribble and can lead to a situation where dribble introduces a sixth bit that does not require a bit stuff. Therefore, the receiver must accept a packet where there are up to six full bit times at the port with no transitions prior to the EOP.

### **Problem:**

The LPC55S2x/LPC552x devices use the start of an EOP for frequency measurements. This is not functional when going through multiple hubs that introduce a dribble bit because of hub switching skews. For this reason, the start of the EOP cannot be used for frequency measurements for automatic USB rate adjustment (by setting USBCLKADJ in the FRO192M CTRL register). The problem does not occur when a single hub is used.

ES\_LPC55S2x/LPC552x

### Work-around:

Use the FRO calibration library provided in technical note TN00063. This library allows the application to have a crystal-less USB device operation in full-speed mode.

# 3.5 USB.3: For the USB high-speed device controller, the detection handshaking fails when certain full-speed hubs are connected

### Introduction

See the USB2.0 specification for details regarding the USB High-speed Detection Handshake protocol.

### **Problem**

As a high-speed device, when certain full-speed hubs are connected, the USB device does not detect the HOST KJ sequence correctly and, as a result, does not recognize the speed of the connected host. In this case, the USB device can act erratically due to the wrong speed detection.

#### Work-around

There are two workarounds:

- 1. The software work-around below can be implemented in usb\_dev\_hid\_mouse where API is called "USB\_ DeviceHsPhyChirpIssueWorkaround()". In event handler in USB\_DeviceCallback(),
  - On "kUSB\_DeviceEventBusReset" event, USB\_DeviceHsPhyChirpIssueWorkaround() should be called to
    identify the speed of the host connected to. If full-speed host is connected or "isConnectedToFsHostFlag"
    is set, FORCE\_FS (bit 21) of DEVCMDSTAT register should be set to force the device operating in fullspeed mode.
  - On "kUSB DeviceEventDetach" event, FORCE FS (bit 21) of DEVCMDSTAT register should be cleared.
- 2. The software workaround below is available in tech note (TN00071) In event handler in USB DeviceCallback().
  - On "kUSB\_DeviceEventAttach" event, set PHY\_RX register trip-level voltage to the highest. USBPHY->RX &= ~(USBPHY\_RX\_ENVADJ\_MASK);USBPHY->RX |= 2;.
  - On "kUSB\_DeviceEventBusReset" event, check the DEVCMDSTAT[SPEED] to determine the connected bus speed. (SPEED are bits 22 and 23). If DEVCMDSTAT[SPEED]=FS, FORCE\_FS (bit 21) of DEVCMDSTAT should be set to force the device operating in full-speed mode.
  - On "kUSB\_DeviceEventGetDeviceDescriptor" event, or first SETUP packet has arrived, Set the USBPHY\_RX[ENVADJ] field back to default 0. Otherwise, USBPHY\_RX[ENVADJ] field will remains as 2 unless a disconnect event occurs.
  - On "kUSB\_DeviceEventDetach" event, Clear FORCE\_FS (bit 21) of DEVCMDSTAT register to zero.
     Reset USBPHY\_RX[ENVADJ] field back to default 0.

### 3.6 WAKEIO.1: Wake-up I/O register reports incorrect wake-up source

### Introduction

On the LPC55S2x/LPC552x, a wake-up I/O cause register is available to identify the wake-up I/O (WAKEUP pins) source from deep power-down mode.

### **Problem**

Before entering DEEP-POWER-DOWN, the following configuration is set for the wake-up sources:

ES\_LPC55S2x/LPC552x

All information provided in this document is subject to legal disclaimers.

- Wake-up I/O 0 as falling edge.
- Wake up I/O 1 as rising edge.
- Wake up I/O 2 is disabled.
- Wake up I/O 3 as falling edge.

1st case: The first wake up event is a rising edge on wake up I/O 1. PMC->WAKEIOCAUSE will indicate Wake-up I/O 0 trigger (wrong), Wake up I/O 1 trigger (correct) and Wake up I/O 3 trigger (wrong) as wake up I/O cause.

2nd case: The first wake up event is a falling edge on wake up I/O 3. PMC->WAKEIOCAUSE will indicate Wake-up I/O 0 trigger (wrong) and Wake up I/O 3 trigger (correct) as wake up I/O cause.

3rd case: The first wake up event is an RTC. PMC->WAKEIOCAUSE will indicate Wake-up I/O 0 trigger (wrong) and Wake up I/O 3 trigger (wrong) as wake up I/O cause.

### Work-around

None. This issue does not occur when the wake I/O is not configured as falling edge.

### 3.7 USB.4: In USB high-speed device mode, device writes extra byte(s) to the buffer

### Introduction

The LPC55S2x/LPC552x device family include a USB high-speed interface (USB1) that can operate in device mode at high-speed. The NBytes value represents the number of bytes that can be received in the buffer.

### **Problem**

The LPC55S2x/LPC552x USB device controller writes extra bytes to the receive data buffer if the size of the transfer is not a multiple of 8 bytes since the USB device controller always writes 8 bytes. For example, if the transfer length is 1 bytes, 7 extra bytes will be written to the receive data buffer. If the transfer length is 7 bytes, 1 extra bytes will be written to the receive data buffer.

### Work-around

Reserve an additional, intermediary buffer along with the buffer used by the application for USB data. After the USB data transfer into the intermediary buffer has been completed, use memcpy to move the data from the intermediary buffer into the application buffer, skipping the extraneous extra byte. This software work-around is implemented on the SDK software platform.

3.8 USB.5: In USB high-speed device mode, when device isochronous IN endpoint sends a packet of MaxPacketSize of 1024 bytes in response to IN token from host, the isochronous IN endpoint interrupt is not set and the endpoint command/status list entry for the isochronous IN endpoint is not updated

### Introduction

The LPC55S2x/LPC552x device family include a USB high-speed interface (USB1) that can operate in device mode at high-speed. The isochronous IN endpoint supports a MaxPacketSize of 1024 bytes.

ES\_LPC55S2x/LPC552x

### **Problem**

When device isochronous IN endpoint sends a packet of MaxPacketSize of 1024 bytes in response to IN token from host, the isochronous IN endpoint interrupt is not set and the endpoint command/status list entry for the isochronous IN endpoint is not updated.

### Work-around

Restrict the isochronous IN endpoint MaxPacketSize to 1023 bytes in device descriptor.

# 3.9 USB.6: In USB high-speed host mode, only one transaction per micro-frame is allowed for isochronous IN endpoints

### Introduction

The LPC55S2x/LPC552x device family include a USB high-speed interface which can operate in host mode. Up to three high-speed transactions are allowed in a single micro-frame to support high-bandwidth endpoints. This mode is enabled by setting the Mult (Multiple) field in the Proprietary Transfer Descriptor (PTD) and is used to indicate to the host controller the number of transactions that should be executed per micro-frame. The allowed bit settings are:

- 00b Reserved. A zero in this field yields undefined results.
- One transaction to be issued for this endpoint per micro-frame.
- 10b Two transactions to be issued for this endpoint per micro-frame.
- Three transactions to be issued for this endpoint per micro-frame.

### **Problem**

For High-bandwidth mode, using multiple packets (MULT = 10b or 11b) in a frame causes unreliable operation. Only one transaction (MULT = 01b) can be issued per micro-frame.

### Work-around

There is no software workaround. Only one transaction can be issued per micro-frame.

### 3.10 DM-AP.1: I2C ISP via debug mailbox is not functional

### Introduction

The LPC55S2x/LPC552x supports I2C ISP mode via debug mailbox. By default, ISP mode entry is determined by the state of the ISP boot selection pins at reset time. Usually this functionality is disabled through PFR configuration prior to field deployment or when ISP boot selection pins are used for some other board function. In this situation, the DM\_AP command "Enter ISP mode" can be used to enter one of the ISP modes (UART, SPI, I2C, USB-HID). Parameter value of 0x2 can be used to enter I2C ISP mode.

#### **Problem**

I2C ISP via debug mailbox cannot be entered and is not functional.

### Work-around

There is no software workaround.

# 3.11 VBAT\_DCDC.1: The minimum rise time of the power supply must be 2.6 ms or slower for Tamb = -40 C, and 0.5 ms or slower for Tamb = 0 C to +105 C

### Introduction

The datasheet specifies no power-up requirements for the power supply on the VBAT DCDC pin.

#### **Problem**

The device might not always start-up if the minimum rise time of the power supply ramp is 2.6 ms or faster for Tamb = -40 C, and 0.5 ms or faster for Tamb = 0 C to +105 C.

### Work-around

None.

# 3.12 ROM.2: ROM API can't be used correctly to update and read monotonic counter in CFPA.VENDOR\_USAGE word

### Introduction

Customer Field Programmable Area (CFPA) of Protected Flash Region (PFR) contains VENDOR\_USAGE word. The lower 16-bits of the VENDOR\_USAGE word implement a monotonic counter which should contain current value or higher value when new version of CFPA page is written. Upper 16-bits of the VENDOR\_USAGE word should contain inverse value of aforesaid monotonic counter.

### **Problem**

In the ROM, 16-bit monotonic counter is implemented by upper 16-bits of the VENDOR\_USAGE word while lower 16-bits contain inverse value of monotonic counter i.e Monotonic Counter and its inverse value are swapped erroneously in the ROM. Due this error, ROM APIs do not access VENDOR\_USAGE monotonic counter correctly.

### Work-around

User should increment and store Monotonic Counter value in upper 16-bits of VENDOR\_USAGE word while inverse value of the monotonic counter should be stored in the lower 16-bits of the VENDOR\_USAGE word.

### 3.13 ROM.3: ENTER\_ISP\_MODE mailbox command does not work

### Introduction

The Debug Mailbox is used to communicate with code executing in the ROM by sending mailbox commands. ENTER ISP MODE mailbox command is used to put device in the ISP mode.

### **Problem**

ENTER ISP MODE mailbox command does not work in the devices with boot ROM version T1.1.3 or lower.

ES\_LPC55S2x/LPC552x

All information provided in this document is subject to legal disclaimers.

### Work-around

There is no work around. This issue is fixed in the ROM Bootloader versions T1.1.4 or higher, i.e. date code 1935 (yyww) onward.

### 3.14 PLL.1: PLL LOCK bit is not reliable

### Introduction

On the LPC55S2x/LPC552x devices, PLLxSTAT register of PLLs contains a LOCK detector status bit (bit 0 of PLLxSTAT register).

When the LOCK detector status bit is set to 1, the PLL is considered to be locked and stable.

The PLL LOCK signal is specified to work for Fref range from 100 kHz to 20 MHz. When the Fref is below 100 kHz or above 20 MHz, software should use a 6 ms time interval to insure the PLL will be stable.

### **Problem**

On the LPC55S2x/LPC552x, the PLL status LOCK bit is not always reliable in the ranges specified and as a result, the PLL doesn't initialize correctly.

### Work-around

For Fref ≥ 20 MHz:

Software must wait at least (500us + 400/Fref) (Fref in Hz result in s) to ensure the PLL is stable.

For Fref < 20 MHz:

- If the PLL lock detector status bit is 1 before the wait time duration ((500us + 400/Fref)) is completed, the PLL is stable.
- If the PLL lock detector status bit is 0 but the wait time duration ((500us + 400/Fref)) is completed, the PLL is stable.

Software workaround is implemented in SDK 2.14 clock driver version 2.3.7.

Remark: This errata does not apply for spread spectrum mode.

### 4 AC/DC deviations detail

No known errata.

### 5 Errata notes detail

### 5.1 ISP.1: ROM runBootloader API to enter ISP mode does not work

### Introduction

Devices with date code 2101 (yyww) onward, contain ROM Bootloader version T1.1.5 or higher with runBootloader API to enter into ISP mode.

### **Problem**

RunBootloader API does not work as described in the User Manual.

ES\_LPC55S2x/LPC552x

All information provided in this document is subject to legal disclaimers.

LPC55S2x/LPC552x

Errata sheet LPC55S2x/LPC552x

### Work-around

User should use below code in their application to invoke auto ISP mode instead of runBootloader API.

```
PMC->AOREG1 |=(0X0A <<16);
NVIC SystemReset();</pre>
```

# 5.2 ROM.4: Stack pointer for application code cannot be located in the SRAM area when shared with PowerQuad RAM and USB RAM

### Introduction

Stack pointer for application code cannot be located in the SRAM area when shared with PowerQuad RAM and USB RAM.

### **Problem**

ROM fails to check image if image stack address is >= 0x20040000 and will enter ISP mode.

#### Work-around

Workaround is to modify the Startup.s and assign the stack pointer to an address < 0x20040000. SDK examples have been modified to handle this scenario.

### 5.3 ROM.5: ROM get-property is not functional

### Introduction

ROM provides get-property command feature to provide bootloader properties.

### **Problem**

Devices with date code 2222 (yyww) and onwards contain ROM Target version T1.1.0 (or higher). On these devices, the get-property command is not functional and as a result, bootloader properties like target version cannot be read. On devices with date code before 2222 (yyww), get-property command is functional.

### Work-around

None.

# 5.4 ROM.10: On devices with total SRAM size of 256 KB, accessing reserved region RAM3 will result in hard fault

### Introduction

In ISP mode, boot ROM returns kStatusMemoryRangeInvalid error code to the host when accessing reserved region.

ES\_LPC55S2x/LPC552x

All information provided in this document is subject to legal disclaimers.

### **Problem**

Devices with date code between 2219 (yyww) and 2227 (yyww) contain ROM Target version T1.1.8. On these devices, accessing reserved region (RAM3) in ISP mode results in hard fault and does not return kStatusMemoryRangeInvalid error code to the host.

Devices with date code between 2228 (yyww) and onwards contains ROM Target version T1.1.0. On these devices, accessing reserved region (RAM3) in ISP mode returns kStatusMemoryRangeInvalid error code to the host.

### Work-around

None.

# 5.5 ROM.11: On devices with total SRAM size of 144 KB, accessing reserved regions RAM3 and RAM4 will result in hard fault

### Introduction

In ISP mode, boot ROM returns kStatusMemoryRangeInvalid error code to the host when accessing reserved region.

### **Problem**

Devices with date code between 2219 (yyww) and 2227 (yyww) contain ROM Target version T1.1.8. On these devices, accessing reserved regions (RAM3 and RAM4) in ISP mode results in hard fault and does not return kStatusMemoryRangeInvalid error code to the host.

Devices with date code between 2228 (yyww) and onwards contains ROM Target version T1.1.0. On these devices, accessing reserved regions (RAM3 and RAM4) in ISP mode returns kStatusMemoryRangeInvalid error code to the host.

### Work-around

None.

# 6 Revision history

Table 4. Revision history

| Rev | Date     | Description                                                                                                                                                                                                                                                                                                                                                                             |
|-----|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2.5 | 20231219 | Added <u>Section 5.4</u> , <u>Section 5.5</u>                                                                                                                                                                                                                                                                                                                                           |
| 2.4 | 20230616 | Added <u>Section 3.14</u>                                                                                                                                                                                                                                                                                                                                                               |
| 2.3 | 20230118 | <ul> <li>Updated <u>Table 3</u>.</li> <li>Added <u>Section 5.3</u></li> <li>In <u>Section 5.2</u> updated title from "ROM.1: Stack pointer for application code cannot be located in the SRAM area when shared with PowerQuad RAM and USB RAM" to "ROM.4: Stack pointer for application code cannot be located in the SRAM area when shared with PowerQuad RAM and USB RAM".</li> </ul> |
| 2.2 | 20220620 | Added Section 3.13     Added Section 3.12                                                                                                                                                                                                                                                                                                                                               |
| 2.1 | 20220228 | Updated Section 5.1 and short description of ISP.1 in Table 3.                                                                                                                                                                                                                                                                                                                          |

ES\_LPC55S2x/LPC552x

All information provided in this document is subject to legal disclaimers.

Table 4. Revision history...continued

| Rev | Date     | Description                                                                                                                              |
|-----|----------|------------------------------------------------------------------------------------------------------------------------------------------|
| 2.0 | 20211110 | Added Section 5.2 in Section 5 "Errata notes detail"                                                                                     |
| 1.9 | 20210810 | Added VBAT_DCDC.1: Section 3.11                                                                                                          |
| 1.8 | 20210423 | <ul> <li>Added USB.5 errata, Section 3.8</li> <li>Added USB.6 errata, Section 3.9</li> <li>Added DM-AP.1 errata, Section 3.10</li> </ul> |
| 1.7 | 20210225 | Added USB.4 errata, Section 3.7                                                                                                          |
| 1.6 | 20201214 | Includes <u>Section 3.5</u>                                                                                                              |
| 1.5 | 20200826 | Adds Section 3.6                                                                                                                         |
| 1.4 | 20200826 | Adds Section 5.1                                                                                                                         |
| 1.3 | 20191204 | Updated workaround in Section 3.2                                                                                                        |
| 1.2 | 20191021 | Enhances product identification and adds USB.1 and USB.2 errata.                                                                         |
| 1.1 | 20190923 | Describes ROM failure to enter ISP mode when an image is corrupted with flash pages in an erased or unprogrammed state.                  |
| 1.0 | 20190719 | Initial version.                                                                                                                         |

# 7 Legal information

### 7.1 Definitions

**Draft** — A draft status on a document indicates that the content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included in a draft version of a document and shall have no liability for the consequences of use of such information.

### 7.2 Disclaimers

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Terms and conditions of commercial sale of NXP Semiconductors.

Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at http://www.nxp.com/profile/terms, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

Suitability for use in non-automotive qualified products — Unless this document expressly states that this specific NXP Semiconductors product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NXP Semiconductors accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications.

In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NXP Semiconductors' warranty of the product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond NXP Semiconductors' specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies NXP Semiconductors for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NXP Semiconductors' standard warranty and NXP Semiconductors' product specifications.

**Translations** — A non-English (translated) version of a document, including the legal information in that document, is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

Security — Customer understands that all NXP products may be subject to unidentified vulnerabilities or may support established security standards or specifications with known limitations. Customer is responsible for the design and operation of its applications and products throughout their lifecycles to reduce the effect of these vulnerabilities on customer's applications and products. Customer's responsibility also extends to other open and/or proprietary technologies supported by NXP products for use in customer's applications. NXP accepts no liability for any vulnerability. Customer should regularly check security updates from NXP and follow up appropriately. Customer shall select products with security features that best meet rules, regulations, and standards of the intended application and make the ultimate design decisions regarding its products and is solely responsible for compliance with all legal, regulatory, and security related requirements concerning its products, regardless of any information or support that may be provided by NXP.

NXP has a Product Security Incident Response Team (PSIRT) (reachable at <a href="mailto:PSIRT@nxp.com">PSIRT@nxp.com</a>) that manages the investigation, reporting, and solution release to security vulnerabilities of NXP products.

**NXP B.V.** — NXP B.V. is not an operating company and it does not distribute or sell products.

### 7.3 Trademarks

Notice: All referenced brands, product names, service names, and trademarks are the property of their respective owners.

NXP — wordmark and logo are trademarks of NXP B.V.

ES\_LPC55S2x/LPC552x

# LPC55S2x/LPC552x

## Errata sheet LPC55S2x/LPC552x

## **Contents**

| 1    | Product identification2                      |
|------|----------------------------------------------|
| 2    | Errata overview2                             |
| 3    | Functional problems detail4                  |
| 3.1  | ADC.1: Async interrupts with resume not      |
|      | supported4                                   |
| 3.2  | ROM.1: ROM fails to enter ISP mode when      |
|      | image is corrupted with flash pages in an    |
|      | erased or unprogrammed state4                |
| 3.3  | USB.1: HS host fails when connecting with    |
|      | the LS device (mouse)5                       |
| 3.4  | USB.2: Automatic USB rate adjustment is      |
| 0    | not functional when using multiple hubs5     |
| 3.5  | USB.3: For the USB high-speed device         |
| 0.0  | controller, the detection handshaking fails  |
|      | when certain full-speed hubs are connected6  |
| 3.6  | WAKEIO.1: Wake-up I/O register reports       |
| 5.0  | incorrect wake-up source6                    |
| 3.7  | USB.4: In USB high-speed device mode,        |
| 3.1  | device writes extra byte(s) to the buffer7   |
| 3.8  | USB.5: In USB high-speed device mode,        |
| 3.0  | when device isochronous IN endpoint          |
|      | sends a packet of MaxPacketSize of 1024      |
|      | bytes in response to IN token from host,     |
|      | the isochronous IN endpoint interrupt is not |
|      |                                              |
|      | set and the endpoint command/status list     |
|      | entry for the isochronous IN endpoint is not |
| 0.0  | updated7                                     |
| 3.9  | USB.6: In USB high-speed host mode, only     |
|      | one transaction per micro-frame is allowed   |
| 0.40 | for isochronous IN endpoints8                |
| 3.10 | DM-AP.1: I2C ISP via debug mailbox is not    |
| 0.44 | functional8                                  |
| 3.11 | VBAT_DCDC.1: The minimum rise time of        |
|      | the power supply must be 2.6 ms or slower    |
|      | for Tamb = -40 C, and 0.5 ms or slower for   |
|      | Tamb = 0 C to +105 C9                        |
| 3.12 | ROM.2: ROM API can't be used correctly       |
|      | to update and read monotonic counter in      |
|      | CFPA.VENDOR_USAGE word9                      |
| 3.13 | ROM.3: ENTER_ISP_MODE mailbox                |
|      | command does not work9                       |
| 3.14 | PLL.1: PLL LOCK bit is not reliable10        |
| 4    | AC/DC deviations detail10                    |
| 5    | Errata notes detail10                        |
| 5.1  | ISP.1: ROM runBootloader API to enter ISP    |
|      | mode does not work10                         |
| 5.2  | ROM.4: Stack pointer for application code    |
|      | cannot be located in the SRAM area when      |
|      | shared with PowerQuad RAM and USB            |
|      | RAM11                                        |
| 5.3  | ROM.5: ROM get-property is not functional 11 |

| 7   | Legal information                         | 14 |
|-----|-------------------------------------------|----|
| 6   | Revision history                          | 12 |
|     | RAM3 and RAM4 will result in hard fault   | 12 |
|     | of 144 KB, accessing reserved regions     |    |
| 5.5 | ROM.11: On devices with total SRAM size   |    |
|     | RAM3 will result in hard fault            | 11 |
|     | size of 256 KB, accessing reserved region |    |
| 5.4 | ROM.10: On devices with total SRAM        |    |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.